Physics and Design of Nonclassical Nanoscale CMOS Devices with Ultra-thin Bodies

Physics and Design of Nonclassical Nanoscale CMOS Devices with Ultra-thin Bodies
Author: Vishal P. Trivedi
Publisher:
Total Pages:
Release: 2005
Genre: Metal oxide semiconductor field-effect transistors
ISBN:

Download Physics and Design of Nonclassical Nanoscale CMOS Devices with Ultra-thin Bodies Book in PDF, Epub and Kindle

Thus, the impact of undoped body on the electrostatics of the generic DG MOSFET is examined. Carrier distribution in the body and in the quantized energy states is found to have profound effects in both weak and strong inversion. Quantum-mechanical (QM) effects, dependent on t sub Si, transverse electric field (epsilon sub x), and crystal orientation, are also physically modeled. With an undoped UTB, the need for gate-source/drain (G-S/D) underlap is emphasized as the gate length (L sub gate) approaches 7nm. L sub eff is related to L sub gate for designs with G-S/D underlap. Using numerical device simulations, physical insights on the bias dependence and the S/D lateral doping profile dependence of L sub eff are gained, relating the noted scalability in terms of L sub eff to L sub gate. The extrinsic S/D series resistance (R sub S/D) and the parasitic G-S/D capacitance (C sub GS/D) are also examined.

Nanoscale CMOS

Nanoscale CMOS
Author: Francis Balestra
Publisher: John Wiley & Sons
Total Pages: 518
Release: 2013-03-01
Genre: Technology & Engineering
ISBN: 1118622472

Download Nanoscale CMOS Book in PDF, Epub and Kindle

This book provides a comprehensive review of the state-of-the-art in the development of new and innovative materials, and of advanced modeling and characterization methods for nanoscale CMOS devices. Leading global industry bodies including the International Technology Roadmap for Semiconductors (ITRS) have created a forecast of performance improvements that will be delivered in the foreseeable future – in the form of a roadmap that will lead to a substantial enlargement in the number of materials, technologies and device architectures used in CMOS devices. This book addresses the field of materials development, which has been the subject of a major research drive aimed at finding new ways to enhance the performance of semiconductor technologies. It covers three areas that will each have a dramatic impact on the development of future CMOS devices: global and local strained and alternative materials for high speed channels on bulk substrate and insulator; very low access resistance; and various high dielectric constant gate stacks for power scaling. The book also provides information on the most appropriate modeling and simulation methods for electrical properties of advanced MOSFETs, including ballistic transport, gate leakage, atomistic simulation, and compact models for single and multi-gate devices, nanowire and carbon-based FETs. Finally, the book presents an in-depth investigation of the main nanocharacterization techniques that can be used for an accurate determination of transport parameters, interface defects, channel strain as well as RF properties, including capacitance-conductance, improved split C-V, magnetoresistance, charge pumping, low frequency noise, and Raman spectroscopy.

Fundamentals of Ultra-Thin-Body MOSFETs and FinFETs

Fundamentals of Ultra-Thin-Body MOSFETs and FinFETs
Author: Jerry G. Fossum
Publisher: Cambridge University Press
Total Pages: 227
Release: 2013-08-29
Genre: Technology & Engineering
ISBN: 1107434491

Download Fundamentals of Ultra-Thin-Body MOSFETs and FinFETs Book in PDF, Epub and Kindle

Understand the theory, design and applications of the two principal candidates for the next mainstream semiconductor-industry device with this concise and clear guide to FD/UTB transistors. • Describes FD/SOI MOSFETs and 3-D FinFETs in detail • Covers short-channel effects, quantum-mechanical effects, applications of UTB devices to floating-body DRAM and conventional SRAM • Provides design criteria for nanoscale FinFET and nanoscale thin- and thick-BOX planar FD/SOI MOSFET to help reduce technology development time • Projects potential nanoscale UTB CMOS performances • Contains end-of-chapter exercises. For professional engineers in the CMOS IC field who need to know about optimal non-classical device design and integration, this is a must-have resource.

Nanoscale Devices

Nanoscale Devices
Author: Brajesh Kumar Kaushik
Publisher: CRC Press
Total Pages: 432
Release: 2018-11-16
Genre: Science
ISBN: 1351670220

Download Nanoscale Devices Book in PDF, Epub and Kindle

The primary aim of this book is to discuss various aspects of nanoscale device design and their applications including transport mechanism, modeling, and circuit applications. . Provides a platform for modeling and analysis of state-of-the-art devices in nanoscale regime, reviews issues related to optimizing the sub-nanometer device performance and addresses simulation aspect and/or fabrication process of devices Also, includes design problems at the end of each chapter

Evolutionary MOSFET Structure and Channel Design for Nanoscale CMOS Technology

Evolutionary MOSFET Structure and Channel Design for Nanoscale CMOS Technology
Author: Byron Ho
Publisher:
Total Pages: 198
Release: 2012
Genre:
ISBN:

Download Evolutionary MOSFET Structure and Channel Design for Nanoscale CMOS Technology Book in PDF, Epub and Kindle

The constant pace of CMOS technology scaling has enabled continuous improvement in integrated-circuit cost and functionality, generating a new paradigm shift towards mobile computing. However, as the MOSFET dimensions are scaled below 30nm, electrostatic integrity and device variability become harder to control, degrading circuit performance. In order to overcome these issues, device engineers have started transitioning from the conventional planar bulk MOSFET toward revolutionary thin-body transistor structures such as the FinFET or fully-depleted silicon-on-insulator (FDSOI) MOSFET. While these alternatives appear to be elegant solutions, they require increased process complexity and/or more expensive starting substrates, making development and manufacturing costs a concern. For certain applications (such as mobile electronics), cost is still an important factor, inhibiting the quick adoption of the FinFET and FDSOI MOSFET structures while providing an opportunity to extend the competitiveness of planar bulk-silicon CMOS. A segmented-channel MOSFET (SegFET) design, which combines the benefits of both planar bulk MOSFETs (i.e. lower process complexity and/or cost) and thin-body transistor structures (i.e. improved electrostatic integrity), can provide an evolutionary pathway to enable the continued scaling of planar bulk technology below 20nm. In this work, experimental results comparing SegFETs and planar MOSFETs show suppressed short-channel effects and comparable on-state current (despite halving the effective device width). In addition, three-dimensional device simulations were used to optimize and benchmark the bulk SegFET and FinFET designs. Compared to the FinFET design, the results indicate that the SegFET can achieve similar on-state current performance and intrinsic delay (for the same channel stripe pitch) at a lower height/width aspect ratio and less aggressive retrograde channel doping gradient for improved manufacturability, making it a promising candidate for continued bulk-silicon CMOS transistor scaling. High-mobility channels are also investigated in this work for their potential to improve MOSFET performance, but issues with physical material parameters (electrostatic control, strain effects, etc.) and process integration necessitate careful design when implementing these materials in the MOSFET channel regions. Because germanium (Ge) and silicon-germanium (Si1-xGex) alloys are Group IV materials like silicon (Si), and since these materials are already extensively used in mainstream volume integrated-circuit manufacturing, they represent the most straightforward path to integrating high-mobility channels on silicon. Device simulations are used to optimize Si1-xGex channel thickness and Ge concentration for Si1-xGex/Si heterostructure p-channel MOSFETs; it is found that a thin (