Logic Synthesis for Low Power VLSI Designs

Logic Synthesis for Low Power VLSI Designs
Author: Sasan Iman
Publisher: Springer Science & Business Media
Total Pages: 239
Release: 2012-12-06
Genre: Technology & Engineering
ISBN: 1461554535

Download Logic Synthesis for Low Power VLSI Designs Book in PDF, Epub and Kindle

Logic Synthesis for Low Power VLSI Designs presents a systematic and comprehensive treatment of power modeling and optimization at the logic level. More precisely, this book provides a detailed presentation of methodologies, algorithms and CAD tools for power modeling, estimation and analysis, synthesis and optimization at the logic level. Logic Synthesis for Low Power VLSI Designs contains detailed descriptions of technology-dependent logic transformations and optimizations, technology decomposition and mapping, and post-mapping structural optimization techniques for low power. It also emphasizes the trade-off techniques for two-level and multi-level logic circuits that involve power dissipation and circuit speed, in the hope that the readers can better understand the issues and ways of achieving their power dissipation goal while meeting the timing constraints. Logic Synthesis for Low Power VLSI Designs is written for VLSI design engineers, CAD professionals, and students who have had a basic knowledge of CMOS digital design and logic synthesis.

Combinational Logic Synthesis Research Report for Advanced Logic Synthesis for Low Power Mobile Applications Project

Combinational Logic Synthesis Research Report for Advanced Logic Synthesis for Low Power Mobile Applications Project
Author:
Publisher:
Total Pages: 18
Release: 1997
Genre:
ISBN:

Download Combinational Logic Synthesis Research Report for Advanced Logic Synthesis for Low Power Mobile Applications Project Book in PDF, Epub and Kindle

Timed Shannon Circuits have been proposed as a low-power circuit design style 1 with the attractive properties of providing predictable, delay-insensitive low-power dissipation. In this report we present the results of a comprehensive evaluation to compare the designs generated using Timed Shannon Circuits versus those generated by a commercial logic synthesis program (Synergy).

Reversible Logic Synthesis

Reversible Logic Synthesis
Author: Anas N. Al-Rabadi
Publisher: Springer Science & Business Media
Total Pages: 448
Release: 2012-12-06
Genre: Technology & Engineering
ISBN: 3642188532

Download Reversible Logic Synthesis Book in PDF, Epub and Kindle

For the first time in book form, this comprehensive and systematic monograph presents methods for the reversible synthesis of logic functions and circuits. It is illustrated with a wealth of examples and figures that describe in detail the systematic methodologies of synthesis using reversible logic.

Logic Synthesis and Verification

Logic Synthesis and Verification
Author: Soha Hassoun
Publisher: Springer Science & Business Media
Total Pages: 458
Release: 2012-12-06
Genre: Computers
ISBN: 1461508177

Download Logic Synthesis and Verification Book in PDF, Epub and Kindle

Research and development of logic synthesis and verification have matured considerably over the past two decades. Many commercial products are available, and they have been critical in harnessing advances in fabrication technology to produce today's plethora of electronic components. While this maturity is assuring, the advances in fabrication continue to seemingly present unwieldy challenges. Logic Synthesis and Verification provides a state-of-the-art view of logic synthesis and verification. It consists of fifteen chapters, each focusing on a distinct aspect. Each chapter presents key developments, outlines future challenges, and lists essential references. Two unique features of this book are technical strength and comprehensiveness. The book chapters are written by twenty-eight recognized leaders in the field and reviewed by equally qualified experts. The topics collectively span the field. Logic Synthesis and Verification fills a current gap in the existing CAD literature. Each chapter contains essential information to study a topic at a great depth, and to understand further developments in the field. The book is intended for seniors, graduate students, researchers, and developers of related Computer-Aided Design (CAD) tools. From the foreword: "The commercial success of logic synthesis and verification is due in large part to the ideas of many of the authors of this book. Their innovative work contributed to design automation tools that permanently changed the course of electronic design." by Aart J. de Geus, Chairman and CEO, Synopsys, Inc.

Computer-Aided Design Techniques for Low Power Sequential Logic Circuits

Computer-Aided Design Techniques for Low Power Sequential Logic Circuits
Author: José Monteiro
Publisher: Springer Science & Business Media
Total Pages: 194
Release: 2012-12-06
Genre: Technology & Engineering
ISBN: 1461563194

Download Computer-Aided Design Techniques for Low Power Sequential Logic Circuits Book in PDF, Epub and Kindle

Rapid increases in chip complexity, increasingly faster clocks, and the proliferation of portable devices have combined to make power dissipation an important design parameter. The power consumption of a digital system determines its heat dissipation as well as battery life. For some systems, power has become the most critical design constraint. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits presents a methodology for low power design. The authors first present a survey of techniques for estimating the average power dissipation of a logic circuit. At the logic level, power dissipation is directly related to average switching activity. A symbolic simulation method that accurately computes the average switching activity in logic circuits is then described. This method is extended to handle sequential logic circuits by modeling correlation in time and by calculating the probabilities of present state lines. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits then presents a survey of methods to optimize logic circuits for low power dissipation which target reduced switching activity. A method to retime a sequential logic circuit where registers are repositioned such that the overall glitching in the circuit is minimized is also described. The authors then detail a powerful optimization method that is based on selectively precomputing the output logic values of a circuit one clock cycle before they are required, and using the precomputed value to reduce internal switching activity in the succeeding clock cycle. Presented next is a survey of methods that reduce switching activity in circuits described at the register-transfer and behavioral levels. Also described is a scheduling algorithm that reduces power dissipation by maximising the inactivity period of the modules in a given circuit. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits concludes with a summary and directions for future research.