High Frequency Multiphase Clock Generation Using Multipath Oscillators and Applications

High Frequency Multiphase Clock Generation Using Multipath Oscillators and Applications
Author: Amr Amin Abou-El-Sonoun
Publisher:
Total Pages: 129
Release: 2012
Genre:
ISBN:

Download High Frequency Multiphase Clock Generation Using Multipath Oscillators and Applications Book in PDF, Epub and Kindle

Oscillators and frequency dividers are core building blocks in communications systems and processors used to provide proper synchronization for the flow of information. Different variations of the conventional ring oscillator that involve coupling of different oscillator-stages or different oscillators have been introduced to provide multiple-phases without penalizing the oscillation frequency. These variations, known as multipath ring oscillators, enable system designers to relax the performance-power trade-off through parallelism. These oscillator structures, however, introduce additional degrees of freedom and expand the design space considerably which makes the process of designing them optimally a very difficult task. This dissertation introduces an accurate analytical model and comprehensive analysis for multipath ring oscillators and frequency dividers. The results of the analysis are incorporated into an optimization algorithm that allows a designer to arrive at the desired optimal design at a very short time. The analysis explains the factors that affect the different performance metrics including the number of phases, oscillation frequency, phase noise, and oscillation-mode stability. As an example application, a 48 Gb/s serializing transmitter is designed in 65nm CMOS technology using superharmonic injection-locked multipath ring oscillators to generate multiphase sampling clock signals for the various stages of the serializer. The ability to generate multiple clock phases at relatively high frequencies and low power cost allows significant power and area savings in the overall Transmitter.

Multiphase Reference Signal Generation Using Coupled Oscillators

Multiphase Reference Signal Generation Using Coupled Oscillators
Author: Mohammad Hekmat
Publisher: Stanford University
Total Pages: 132
Release: 2011
Genre:
ISBN:

Download Multiphase Reference Signal Generation Using Coupled Oscillators Book in PDF, Epub and Kindle

The continuing trend toward higher frequencies of operation poses formidable challenges in the design of multiphase reference signals at mm-wave frequencies and beyond. Conventional multiphase reference generation techniques face serious implementation or performance challenges when scaled to microwave and mm-wave frequencies. Ring oscillators suffer from poor phase noise, and hence fail to fulfill the stringent requirements of most wireless applications. Generating multiphase signals by dividing the output of an oscillator operating at multiples of the intended frequency of operation is impractical when frequencies approach the mm-wave range. Cross-coupled LC oscillators have been explored as a promising alternative for multiphase and, in particular, quadrature generation. However, the frequency ambiguity that results from multiple modes of operation, as well as the severe phase noise degradation due to their inherent off-resonance operation, has inhibited their utilization in practice. This work introduces a new topology for coupled oscillators that solves the frequency ambiguity issue and mitigates phase noise degradation in coupled oscillators by employing an array of LC oscillators that are coupled in a bidirectional fashion. The proposed bidirectional coupling enforces operation at the resonance frequency of the LC tanks of the oscillator in the loop, a property that proves to be key in solving both the aforementioned issues. A quadrature frequency doubling topology using bidirectionally-coupled oscillators is also presented. The proposed approach relaxes the linearity requirements on the mixers employed in the circuit, thus allowing the frequency doubler to use highly nonlinear mixers. An experimental prototype integrated in a 90-nm CMOS technology provides output phases in increments of 45 degrees and achieves a phase noise of −101 dBc/Hz at 1- MHz offset from a 19.6-GHz carrier. The quadrature 40-GHz signal generated on chip drives a single-sideband transmitter that achieves a sideband suppression of better than 45 dB.

High-Frequency Oscillator Design for Integrated Transceivers

High-Frequency Oscillator Design for Integrated Transceivers
Author: J. van der Tang
Publisher: Springer Science & Business Media
Total Pages: 330
Release: 2006-01-12
Genre: Technology & Engineering
ISBN: 0306487160

Download High-Frequency Oscillator Design for Integrated Transceivers Book in PDF, Epub and Kindle

This text covers the analysis and design of all high-frequency oscillators required to realize integrated transceivers for wireless and wired applications. Starting with an in-depth review of basic oscillator theory, the authors provide a detailed analysis of many oscillator types and circuit topologies.

Multiphase Reference Signal Generation Using Coupled Oscillators

Multiphase Reference Signal Generation Using Coupled Oscillators
Author: Mohammad Hekmat
Publisher:
Total Pages:
Release: 2011
Genre:
ISBN:

Download Multiphase Reference Signal Generation Using Coupled Oscillators Book in PDF, Epub and Kindle

The continuing trend toward higher frequencies of operation poses formidable challenges in the design of multiphase reference signals at mm-wave frequencies and beyond. Conventional multiphase reference generation techniques face serious implementation or performance challenges when scaled to microwave and mm-wave frequencies. Ring oscillators suffer from poor phase noise, and hence fail to fulfill the stringent requirements of most wireless applications. Generating multiphase signals by dividing the output of an oscillator operating at multiples of the intended frequency of operation is impractical when frequencies approach the mm-wave range. Cross-coupled LC oscillators have been explored as a promising alternative for multiphase and, in particular, quadrature generation. However, the frequency ambiguity that results from multiple modes of operation, as well as the severe phase noise degradation due to their inherent off-resonance operation, has inhibited their utilization in practice. This work introduces a new topology for coupled oscillators that solves the frequency ambiguity issue and mitigates phase noise degradation in coupled oscillators by employing an array of LC oscillators that are coupled in a bidirectional fashion. The proposed bidirectional coupling enforces operation at the resonance frequency of the LC tanks of the oscillator in the loop, a property that proves to be key in solving both the aforementioned issues. A quadrature frequency doubling topology using bidirectionally-coupled oscillators is also presented. The proposed approach relaxes the linearity requirements on the mixers employed in the circuit, thus allowing the frequency doubler to use highly nonlinear mixers. An experimental prototype integrated in a 90-nm CMOS technology provides output phases in increments of 45 degrees and achieves a phase noise of -101 dBc/Hz at 1- MHz offset from a 19.6-GHz carrier. The quadrature 40-GHz signal generated on chip drives a single-sideband transmitter that achieves a sideband suppression of better than 45 dB.

CMOS Time-Mode Circuits and Systems

CMOS Time-Mode Circuits and Systems
Author: Fei Yuan
Publisher: CRC Press
Total Pages: 403
Release: 2018-09-03
Genre: Technology & Engineering
ISBN: 1482298740

Download CMOS Time-Mode Circuits and Systems Book in PDF, Epub and Kindle

Time-mode circuits, where information is represented by time difference between digital events, offer a viable and technology-friendly means to realize mixed-mode circuits and systems in nanometer complementary metal-oxide semiconductor (CMOS) technologies. Various architectures of time-based signal processing and design techniques of CMOS time-mode circuits have emerged; however, an in-depth examination of the principles of time-based signal processing and design techniques of time-mode circuits has not been available—until now. CMOS Time-Mode Circuits and Systems: Fundamentals and Applications is the first book to deliver a comprehensive treatment of CMOS time-mode circuits and systems. Featuring contributions from leading experts, this authoritative text contains a rich collection of literature on time-mode circuits and systems. The book begins by presenting a critical comparison of voltage-mode, current-mode, and time-mode signaling for mixed-mode signal processing and then: Covers the fundamentals of time-mode signal processing, such as voltage-to-time converters, all-digital phase-locked loops, and frequency synthesizers Investigates the performance characteristics, architecture, design techniques, and implementation of time-to-digital converters Discusses time-mode delta-sigma-based analog-to-digital converters, placing a great emphasis on time-mode quantizers Includes a detailed study of ultra-low-power integrated time-mode temperature measurement systems CMOS Time-Mode Circuits and Systems: Fundamentals and Applications provides a valuable reference for circuit design engineers, hardware system engineers, graduate students, and others seeking to master this fast-evolving field.

Frequency Synthesizers and Oscillator Architectures Based on Multi-order Harmonic Generation

Frequency Synthesizers and Oscillator Architectures Based on Multi-order Harmonic Generation
Author: Mohammed Abdul-Latif
Publisher:
Total Pages:
Release: 2012
Genre:
ISBN:

Download Frequency Synthesizers and Oscillator Architectures Based on Multi-order Harmonic Generation Book in PDF, Epub and Kindle

Frequency synthesizers are essential components for modern wireless and wireline communication systems as they provide the local oscillator signal required to transmit and receive data at very high rates. They are also vital for computing devices and microcontrollers as they generate the clocks required to run all the digital circuitry responsible for the high speed computations. Data rates and clocking speeds are continuously increasing to accommodate for the ever growing demand on data and computational power. This places stringent requirements on the performance metrics of frequency synthesizers. They are required to run at higher speeds, cover a wide range of frequencies, provide a low jitter/phase noise output and consume minimum power and area. In this work, we present new techniques and architectures for implementing high speed frequency synthesizers which fulfill the aforementioned requirements. We propose a new architecture and design approach for the realization of wideband millimeter-wave frequency synthesizers. This architecture uses two-step multi-order harmonic generation of a low frequency phase-locked signal to generate wideband mm-wave frequencies. A prototype of the proposed system is designed and fabricated in 90nm Complementary Metal Oxide Semiconductor (CMOS) technology. Measurement results demonstrated that a very wide tuning range of 5 to 32 GHz can be achieved, which is costly to implement using conventional techniques. Moreover the power consumption per octave resembles that of state-of-the art reports. Next, we propose the N-Push cyclic coupled ring oscillator (CCRO) architecture to implement two high performance oscillators: (1) a wideband N-Push/M-Push CCRO operating from 3.16-12.8GHz implemented by two harmonic generation operations using the availability of different phases from the CCRO, and (2) a 13-25GHz millimeter-wave N-Push CCRO with a low phase noise performance of -118dBc/Hz at 10MHz. The proposed oscillators achieve low phase noise with higher FOM than state of the art work. Finally, we present some improvement techniques applied to the performance of phase locked loops (PLLs). We present an adaptive low pass filtering technique which can reduce the reference spur of integer-N charge-pump based PLLs by around 20dB while maintaining the settling time of the original PLL. Another PLL is presented, which features very low power consumption targeting the Medical Implantable Communication Standard. It operates at 402-405 MHz while consuming 600microW from a 1V supply.

Quadrature Clock Generation Methods Based on Parametric Capacitance Modulation

Quadrature Clock Generation Methods Based on Parametric Capacitance Modulation
Author: Kanupriya Bhardwaj
Publisher:
Total Pages:
Release: 2013
Genre:
ISBN:

Download Quadrature Clock Generation Methods Based on Parametric Capacitance Modulation Book in PDF, Epub and Kindle

The thriving market of high-speed data communication devices demands low-cost and low-power transceivers. Quadrature clock signals are indispensable elements of such communication systems. Conventional quadrature generation methods such as polyphase filters, ring oscillators, frequency dividers, and coupled LC oscillators, either fail to fulfill the stringent phase-noise and phase-accuracy requirements, consume undesirable amounts of power or die area, or do not easily scale to higher frequencies. This work focuses on generation of quadrature clocks with high phase accuracy and low noise, while also reducing area and power consumption. The design objective is to make these quadrature oscillators suitable for applications in power- and area-constrained SOCs. Although the general concept of parametric energy transfer at RF frequencies has been utilized before in discrete implementations, we demonstrate in this work quadrature clock generation using parametric capacitance modulation in CMOS technology. Modulation of a three-terminal capacitor leads to an area-efficient parametric pumping architecture that does not require extensive filtering using passive LC tanks. In this work, two methods of quadrature generation are proposed and experimentally verified. In the first method, a driven, parametrically-pumped-resonator (PPR) based architecture enables generation of quadrature signals from a two-phase signal. It also offers phase-interpolation capability about quadrature, making it suitable for generating a phase-tunable sampling clock in wireline receivers. Two implementations based on this concept are described. The first is a receiver designed in 28nm CMOS for the CEI 28G standard, and which exhibits a BER

Design Techniques for Ultra High Frequency Clock Generation in 28 Nm FDSOI Technology

Design Techniques for Ultra High Frequency Clock Generation in 28 Nm FDSOI Technology
Author: Hasene Gülperi Özsema
Publisher:
Total Pages:
Release: 2017
Genre:
ISBN:

Download Design Techniques for Ultra High Frequency Clock Generation in 28 Nm FDSOI Technology Book in PDF, Epub and Kindle

Mots-clés de l'autrice: FDSOI ; multi-phase oscillator ; body bias ; body tuning ; constant KVCO ; linear tuning ; multi-core oscillator ; VCO ; frequency synthesizer.

Ultra-wideband Multi-phase Clock Generation for 200+GS/s Time Interleaved ADCs

Ultra-wideband Multi-phase Clock Generation for 200+GS/s Time Interleaved ADCs
Author: Naftali Weiss
Publisher:
Total Pages: 0
Release: 2019
Genre:
ISBN:

Download Ultra-wideband Multi-phase Clock Generation for 200+GS/s Time Interleaved ADCs Book in PDF, Epub and Kindle

This thesis investigated multi-phase clock generation circuits for next generation fiber-optic receivers that employ high-speed, 200+GS/s, time-interleaved ADCs. A DC-to-62GHz 4-phase quadrature generator for clock signals with 25% duty cycle was fabricated in a production 55nm SiGe BiCMOS technology and consumed only 178mW. The measured output signals remained in quadrature up to 62 GHz they maintained a duty cycle of 25-26% up to 30GHz and increased up to 33% at 50GHz, beyond which measurements were impacted by the test equipment bandwidth. To the best of the author's knowledge, this is the highest frequency 4-phase 25% duty cycle clock generator in silicon. The use of said clock generator to drive the analog front-end of a DC-to-200+GS/s time-interleaved ADC was investigated. The circuit demonstrated a simulated multi-tone SNDR of over 31.6dB with 54GHz input bandwidth and consumed a total of 442mW.